## XC4000E Electrical Specifications

## Definition of Terms

In the following tables, some specifications may be designated as Advance or Preliminary. These terms are defined as follows:

Advance: Initial estimates based on simulation and/or extrapolation from other speed grades, devices, or device families. Values are subject to change. Use as estimates, not for production.
Preliminary: Based on preliminary characterization. Further changes are not expected.
Unmarked: Specifications not identified as either Advance or Preliminary are to be considered Final.
Except for pin-to-pin input and output parameters, the a.c. parameter delay specifications included in this document are derived from measuring internal test patterns. All specifications are representative of worst-case supply voltage and junction temperature conditions.

## All specifications subject to change without notice.

## XC4000E DC Characteristics

## Absolute Maximum Ratings

| Symbol | Description |  | Value | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage relative to GND |  | -0.5 to +7.0 | V |
| $\mathrm{V}_{\text {IN }}$ | Input voltage relative to GND (Note 1) |  | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{V}_{\text {TS }}$ | Voltage applied to 3-state output (Note 1) |  | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature (ambient) |  | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {SOL }}$ | Maximum soldering temperature (10 s @ 1/16 in. = 1.5 mm ) |  | +260 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{J}$ | Junction Temperature | Ceramic packages | +150 | ${ }^{\circ} \mathrm{C}$ |
|  |  | Plastic packages | +125 | ${ }^{\circ} \mathrm{C}$ |

Note 1: Maximum DC excursion above $\mathrm{V}_{\mathrm{cc}}$ or below Ground must be limited to either 0.5 V or 10 mA , whichever is easier to achieve. During transitions, the device pins may undershoot to -2.0 V or overshoot to $\mathrm{V}_{\mathrm{CC}}+2.0 \mathrm{~V}$, provided this over or undershoot lasts less than 10 ns and with the forcing current being limited to 200 mA .

Note: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability.

## Recommended Operating Conditions

| Symbol | Description |  | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage relative to GND, $\mathrm{T}_{\mathrm{J}}=-0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Commercial | 4.75 | 5.25 | V |
|  | Supply voltage relative to GND, $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | Industrial | 4.5 | 5.5 | V |
|  | Supply voltage relative to GND, $\mathrm{T}_{\mathrm{C}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Military | 4.5 | 5.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-Level Input Voltage | TTL inputs | 2.0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
|  |  | CMOS inputs | 70\% | 100\% | $\mathrm{V}_{\mathrm{Cc}}$ |
| $\mathrm{V}_{\text {IL }}$ | Low-Level Input Voltage | TTL inputs | 0 | 0.8 | V |
|  |  | CMOS inputs | 0 | 20\% | $\mathrm{V}_{\mathrm{Cc}}$ |
| $\mathrm{T}_{\mathrm{IN}}$ | Input signal transition time |  |  | 250 | ns |

Notes: At junction temperatures above those listed above, all delay parameters increase by $0.35 \%$ per ${ }^{\circ} \mathrm{C}$. Input and output measurement thresholds for TTL are 1.5 V and for CMOS are 2.5 V .

## DC Characteristics Over Operating Conditions

| Symbol | Description |  | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage @ $\mathrm{I}_{\mathrm{OH}}=-4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}} \mathrm{min}$ | TTL outputs | 2.4 |  | V |
|  | High-level output voltage @ $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}} \mathrm{min}$ | CMOS outputs | $\mathrm{V}_{\mathrm{CC}}{ }^{-0.5}$ |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage @ $\mathrm{l}_{\mathrm{OL}}=12.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}$ min (Note 1) | TTL outputs |  | 0.4 | V |
|  |  | CMOS outputs |  | 0.4 | V |
| $\mathrm{I}_{\mathrm{CCO}}$ | Quiescent FPGA supply current (Note 2) | Commercial |  | 3.0 | mA |
|  |  | Industrial |  | 6.0 | mA |
|  |  | Military |  | 6.0 | mA |
| $\mathrm{I}_{\mathrm{L}}$ | Input or output leakage current |  | -10 | +10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Input capacitance (sample tested) | PQFP and MQFP packages |  | 10 | pF |
|  |  | Other packages |  | 16 | pF |
| $\mathrm{IRIN}^{*}$ | Pad pull-up (when selected) @ $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ (sample tested) |  | -0.02 | -0.25 | mA |
| $\mathrm{I}_{\mathrm{RLL} *}$ | Horizontal Longline pull-up (when selected) @ logic Low |  | 0.2 | 2.5 | mA |

Notes: With $50 \%$ of the outputs simultaneously sinking 12 mA , up to a maximum of 64 pins.
With no output current loads, no active input or Longline pull-up resistors, all package pins at Vcc or GND, and the FPGA configured with a Development system Tie option.
*Characterized Only.

## XC4000E Switching Characteristics

Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100\% functionally tested. Internal timing parameters are derived from measuring internal test patterns. Listed below are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net.

When fewer vertical clock lines are connected, the clock distribution is faster; when multiple clock lines per column are driven from the same global clock, the delay is longer. For more specific, more precise, and worst-case guaranteed data, reflecting the actual routing structure, use the values provided by the static timing analyzer (TRCE in the Xilinx Development System) and back-annotated to the simulation net list. These path delays, provided as a guideline, have been extracted from the static timing analyzer report. All timing parameters assume worst-case operating conditions (supply voltage and junction temperature).

## Global Buffer Switching Characteristic Guidelines

| Speed Grade |  |  | -4 | -3 | -2 | -1 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Description | Symbol | Device | Max | Max | Max | Max |  |
| From pad through | $\mathrm{T}_{\mathrm{PG}}$ | XC4003E | 7.0 | 4.7 | 4.0 | 3.5 | ns |
| Primary buffer, |  | XC4005E | 7.0 | 4.7 | 4.3 | 3.8 | ns |
| to any clock K |  | XC4006E | 7.5 | 5.3 | 5.2 | 4.6 | ns |
|  |  | XC4008E | 8.0 | 6.1 | 5.2 | 4.6 | ns |
|  |  | XC4010E | 11.0 | 6.3 | 5.4 | 4.8 | ns |
|  |  | XC4013E | 11.5 | 6.8 | 5.8 | 5.2 | ns |
|  |  | XC4020E | 12.0 | 7.0 | 6.4 | 6.0 | ns |
|  |  | XC4025E | 12.5 | 7.2 | 6.9 | - | ns |
| From pad through | $\mathrm{T}_{\text {SG }}$ | XC4003E | 7.5 | 5.2 | 4.4 | 4.0 | ns |
| Secondary buffer, |  | XC4005E | 7.5 | 5.2 | 4.7 | 4.3 | ns |
| to any clock K |  | XC4006E | 8.0 | 5.8 | 5.6 | 5.1 | ns |
|  |  | XC4008E | 8.5 | 6.6 | 5.6 | 5.1 | ns |
|  |  | XC4010E | 11.5 | 6.8 | 5.8 | 5.3 | ns |
|  |  | XC4013E | 12.0 | 7.3 | 6.2 | 5.7 | ns |
|  |  | XC4020E | 12.5 | 7.5 | 6.7 | 6.5 | ns |
|  |  | XC4025E | 13.0 | 7.7 | 7.2 | - | ns |

## Horizontal Longline Switching Characteristic Guidelines

Testing of switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100\% functionally tested. Internal timing parameters are derived from measuring internal test patterns. Listed below are representative values. For more specific, more precise, and worst-case guaranteed data, use the values reported by the static timing analyzer (TRCE in the Xilinx Development System) and back-annotated to the simulation net list. These path delays, provided as a guideline, have been extracted from the static timing analyzer report. All timing parameters assume worst-case operating conditions (supply voltage and junction temperature). Values apply to all XC4000E devices unless otherwise noted. The following guidelines reflect worst-case values over the recommended operating conditions.

|  | Speed Grade |  | -4 | -3 | -2 | -1 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Description | Symbol | Device | Max | Max | Max | Max |  |
| TBUF driving a Horizontal Longline (LL): |  |  |  |  |  |  |  |
| I going High or Low to LL going High or Low, while T is Low. <br> Buffer is constantly active. <br> (Note1) | $\mathrm{T}_{101}$ | $\begin{aligned} & \text { XC4003E } \\ & \text { XC4005E } \\ & \text { XC4006E } \\ & \text { XC4008E } \\ & \text { XC4010E } \\ & \text { XC4013E } \\ & \text { XC4020E } \\ & \text { XC4025E } \end{aligned}$ | $\begin{gathered} \hline 5.0 \\ 5.0 \\ 6.0 \\ 7.0 \\ 8.0 \\ 9.0 \\ 10.0 \\ 11.0 \end{gathered}$ | $\begin{aligned} & 4.2 \\ & 5.0 \\ & 5.9 \\ & 6.3 \\ & 6.4 \\ & 7.2 \\ & 8.2 \\ & 9.1 \end{aligned}$ | $\begin{aligned} & 3.4 \\ & 4.0 \\ & 4.7 \\ & 5.0 \\ & 5.1 \\ & 5.7 \\ & 7.3 \\ & 7.3 \end{aligned}$ | $\begin{gathered} \hline 2.9 \\ 3.4 \\ 4.0 \\ 4.3 \\ 4.4 \\ 4.9 \\ 5.6 \\ - \end{gathered}$ | ns ns ns ns ns ns ns $n s$ |
| I going Low to LL going from resistive pull-up High to active Low. TBUF configured as open-drain. <br> (Note1) | $\mathrm{T}_{102}$ | $\begin{aligned} & \text { XC4003E } \\ & \text { XC4005E } \\ & \text { XC4006E } \\ & \text { XC4008E } \\ & \text { XC4010E } \\ & \text { XC4013E } \\ & \text { XC4020E } \\ & \text { XC4025E } \end{aligned}$ | $\begin{gathered} \hline 5.0 \\ 6.0 \\ 7.8 \\ 8.1 \\ 10.5 \\ 11.0 \\ 12.0 \\ 12.0 \end{gathered}$ | $\begin{aligned} & 4.2 \\ & 5.3 \\ & 6.4 \\ & 6.8 \\ & 6.9 \\ & 7.7 \\ & 8.7 \\ & 9.6 \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 4.5 \\ & 5.4 \\ & 5.8 \\ & 5.9 \\ & 6.5 \\ & 8.7 \\ & 9.6 \end{aligned}$ | $\begin{gathered} \hline 3.1 \\ 3.8 \\ 4.6 \\ 4.9 \\ 5.0 \\ 5.5 \\ 7.4 \\ - \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| T going Low to LL going from resistive pull-up or floating High to active Low. TBUF configured as open-drain or active buffer with I = Low. <br> (Note1) | $\mathrm{T}_{\mathrm{ON}}$ | XC4003E <br> XC4005E <br> XC4006E <br> XC4008E <br> XC4010E <br> XC4013E <br> XC4020E <br> XC4025E | $\begin{gathered} 5.5 \\ 7.0 \\ 7.5 \\ 8.0 \\ 8.5 \\ 8.7 \\ 11.0 \\ 11.0 \end{gathered}$ | $\begin{aligned} & 4.6 \\ & 6.0 \\ & 6.7 \\ & 7.1 \\ & 7.3 \\ & 7.5 \\ & 8.4 \\ & 8.4 \end{aligned}$ | $\begin{aligned} & 3.9 \\ & 5.7 \\ & 5.7 \\ & 6.0 \\ & 6.2 \\ & 7.0 \\ & 7.1 \\ & 7.1 \end{aligned}$ | $\begin{aligned} & \hline 3.5 \\ & 4.7 \\ & 4.9 \\ & 5.2 \\ & 5.4 \\ & 6.2 \\ & 6.3 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| T going High to TBUF going inactive, not driving LL | T OFF | All devices | 1.8 | 1.5 | 1.3 | 1.1 | ns |
| T going High to LL going from Low to High, pulled up by a single resistor. <br> (Note 1) | TPUS | $\begin{aligned} & \text { XC4003E } \\ & \text { XCC4005E } \\ & \text { XC4006E } \\ & \text { XC4008E } \\ & \text { XC4010E } \\ & \text { XC4013E } \\ & \text { XC4020E } \\ & \text { XC4025E } \end{aligned}$ | $\begin{aligned} & 20.0 \\ & 23.0 \\ & 25.0 \\ & 27.0 \\ & 29.0 \\ & 32.0 \\ & 35.0 \\ & 42.0 \end{aligned}$ | $\begin{aligned} & 14.0 \\ & 16.0 \\ & 18.0 \\ & 20.0 \\ & 22.0 \\ & 26.0 \\ & 32.5 \\ & 39.1 \end{aligned}$ | $\begin{aligned} & 14.0 \\ & 16.0 \\ & 18.0 \\ & 20.0 \\ & 22.0 \\ & 26.0 \\ & 32.5 \\ & 39.1 \end{aligned}$ | $\begin{aligned} & \hline 12.0 \\ & 14.0 \\ & 16.0 \\ & 16.0 \\ & 18.0 \\ & 21.0 \\ & 26.0 \end{aligned}$ $-$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| T going High to LL going from Low to High, pulled up by two resistors. <br> (Note1) | $\mathrm{T}_{\text {PUF }}$ | XC4003E <br> XC4005E <br> XC4006E <br> XC4008E <br> XC4010E <br> XC4013E <br> XC4020E <br> XC4025E | $\begin{gathered} \hline 9.0 \\ 10.0 \\ 11.5 \\ 12.5 \\ 13.5 \\ 15.0 \\ 16.0 \\ 18.0 \end{gathered}$ | $\begin{gathered} \hline 7.0 \\ 8.0 \\ 9.0 \\ 10.0 \\ 11.0 \\ 13.0 \\ 14.8 \\ 16.5 \end{gathered}$ | $\begin{gathered} \hline 6.0 \\ 6.8 \\ 7.7 \\ 8.5 \\ 9.4 \\ 11.7 \\ 14.8 \\ 16.5 \end{gathered}$ | $\begin{gathered} \hline 5.4 \\ 5.8 \\ 6.5 \\ 7.5 \\ 8.0 \\ 9.4 \\ 10.5 \\ - \\ \hline \end{gathered}$ |  |

[^0]
## Wide Decoder Switching Characteristic Guidelines

Testing of switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100\% functionally tested. Internal timing parameters are derived from measuring internal test patterns. Listed below are representative values. For more specific, more precise, and worst-case guaranteed data, use the values reported by the static timing analyzer (TRCE in the Xilinx Development System) and back-annotated to the simulation net list. These path delays, provided as a guideline, have been extracted from the static timing analyzer report. All timing parameters assume worst-case operating conditions (supply voltage and junction temperature). Values apply to all XC4000E devices unless otherwise noted. The following guidelines reflect worst-case values over the recommended operating conditions.

| Speed Grade |  |  | -4 | -3 | -2 | -1 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Description | Symbol | Device | Max | Max | Max | Max |  |
| Full length, both pull-ups, inputs from IOB I-pins | TWAF | XC4003E | 9.2 | 5.0 | 5.0 | 4.3 | ns |
|  |  | XC4005E | 9.5 | 6.0 | 6.0 | 5.1 | ns |
|  |  | XC4006E | 12.0 | 7.0 | 7.0 | 6.0 | ns |
|  |  | XC4008E | 12.5 | 8.0 | 8.0 | 6.5 | ns |
|  |  | XC4010E | 15.0 | 9.0 | 9.0 | 7.5 | ns |
|  |  | XC4013E | 16.0 | 11.0 | 11.0 | 8.6 | ns |
|  |  | XC4020E | 17.0 | 13.9 | 13.9 | 10.1 | ns |
|  |  | XC4025E | 18.0 | 16.9 | 16.9 | - | ns |
| Full length, both pull-ups, inputs from internal logic | TWAFL | XC4003E | 12.0 | 7.0 | 7.0 | 5.5 | ns |
|  |  | XC4005E | 12.5 | 8.0 | 8.0 | 6.4 | ns |
|  |  | XC4006E | 14.0 | 9.0 | 9.0 | 7.0 | ns |
|  |  | XC4008E | 16.0 | 10.0 | 10.0 | 7.5 | ns |
|  |  | XC4010E | 18.0 | 11.0 | 11.0 | 8.5 | ns |
|  |  | XC4013E | 19.0 | 13.0 | 13.0 | 10.0 | ns |
|  |  | XC4020E | 20.0 | 15.5 | 15.5 | 11.8 | ns |
|  |  | XC4025E | 21.0 | 18.9 | 18.9 | - | ns |
| Half length, one pull-up, inputs from IOB I-pins | TWAO | XC4003E | 10.5 | 6.0 | 6.0 | 5.1 | ns |
|  |  | XC4005E | 10.5 | 7.0 | 7.0 | 6.0 | ns |
|  |  | XC4006E | 13.5 | 8.0 | 8.0 | 6.5 | ns |
|  |  | XC4008E | 14.0 | 9.0 | 9.0 | 7.0 | ns |
|  |  | XC4010E | 16.0 | 10.0 | 10.0 | 7.5 | ns |
|  |  | XC4013E | 17.0 | 12.0 | 12.0 | 10.0 | ns |
|  |  | XC4020E | 18.0 | 15.0 | 15.0 | 11.8 | ns |
|  |  | XC4025E | 19.0 | 17.6 | 17.6 | - | ns |
| Half length, one pull-up, inputs from internal logic | TWAOL | XC4003E | 12.0 | 8.0 | 8.0 | 6.0 | ns |
|  |  | XC4005E | 12.5 | 9.0 | 9.0 | 7.0 | ns |
|  |  | XC4006E | 14.0 | 10.0 | 10.0 | 7.6 | ns |
|  |  | XC4008E | 16.0 | 11.0 | 11.0 | 8.4 | ns |
|  |  | XC4010E | 18.0 | 12.0 | 12.0 | 9.2 | ns |
|  |  | XC4013E | 19.0 | 14.0 | 14.0 | 10.8 | ns |
|  |  | XC4020E | 20.0 | 16.8 | 16.8 | 12.6 | ns |
|  |  | XC4025E | 21.0 | 19.6 | 19.6 | - | ns |

Note 1: These delays are specified from the decoder input to the decoder output.
Note 2: Fewer than the specified number of pullup resistors can be used, if desired. Using fewer pullups reduces power consumption but increases delays. Use the static timing analyzer to determine delays if fewer pullups are used.

## XC4000E CLB Characteristics Guidelines

Testing of switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100\% functionally tested. Internal timing parameters are derived from measuring internal test patterns. Listed below are representative values. For more specific, more precise, and worst-case guaranteed data, use the values reported by the static timing analyzer (TRCE in the Xilinx Development System) and back-annotated to the simulation net list. These path delays, provided as a guideline, have been extracted from the static timing analyzer report. All timing parameters assume worst-case operating conditions (supply voltage and junction temperature). Values apply to all XC4000E devices unless otherwise noted

## CLB Switching Characteristics Guidelines

| Speed Grade |  | -4 |  | -3 |  | -2 |  | -1 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Description | Symbol | Min | Max | Min | Max | Min | Max | Min | Max |  |
| Combinatorial Delays |  |  |  |  |  |  |  |  |  |  |
| F/G inputs to X/Y outputs | TILO |  | 2.7 |  | 2.0 |  | 1.6 |  | 1.3 | ns |
| F/G inputs via H to $\mathrm{X} / \mathrm{Y}$ outputs | TIHO |  | 4.7 |  | 4.3 |  | 2.7 |  | 2.2 | ns |
| C inputs via SR through H to $\mathrm{X} / \mathrm{Y}$ outputs | $\mathrm{T}_{\mathrm{HHOO}}$ |  | 4.1 |  | 3.3 |  | 2.4 |  | 1.9 | ns |
| C inputs via H to $\mathrm{X} / \mathrm{Y}$ outputs | $\mathrm{T}_{\mathrm{HH} 1 \mathrm{O}}$ |  | 3.7 |  | 3.6 |  | 2.2 |  | 1.6 | ns |
| C inputs via DIN through H to X/Y outputs | $\mathrm{T}_{\mathrm{HH} 2 \mathrm{O}}$ |  | 4.5 |  | 3.6 |  | 2.6 |  | 1.9 | ns |
| CLB Fast Carry Logic |  |  |  |  |  |  |  |  |  |  |
| Operand inputs (F1, F2, G1, G4) to COUT | T OPCY |  | 3.2 |  | 2.6 |  | 2.1 |  | 1.7 | ns |
| Add/Subtract input (F3) to COUT | T ASCY |  | 5.5 |  | 4.4 |  | 3.7 |  | 2.5 | ns |
| Initialization inputs (F1, F3) to COUT | TINCY |  | 1.7 |  | 1.7 |  | 1.4 |  | 1.2 | ns |
| CIN through function generators to X/Y outputs | TSUM |  | 3.8 |  | 3.3 |  | 2.6 |  | 1.8 | ns |
| CIN to COUT, bypass function generators | $\mathrm{T}_{\text {BYP }}$ |  | 1.0 |  | 0.7 |  | 0.6 |  | 0.5 | ns |
| Sequential Delays |  |  |  |  |  |  |  |  |  |  |
| Clock K to outputs Q | $\mathrm{T}_{\text {CKO }}$ |  | 3.7 |  | 2.8 |  | 2.8 |  | 1.9 | ns |
| Setup Time before Clock K |  |  |  |  |  |  |  |  |  |  |
| F/G inputs | TICK | 4.0 |  | 3.0 |  | 2.4 |  | 1.8 |  | ns |
| F/G inputs via H | TIHCK | 6.1 |  | 4.6 |  | 3.9 |  | 2.8 |  | ns |
| C inputs via HO through H | $\mathrm{T}_{\text {HHOCK }}$ | 4.5 |  | 3.6 |  | 3.5 |  | 2.4 |  | ns |
| C inputs via H 1 through H | $\mathrm{T}_{\mathrm{HH} 1 \mathrm{CK}}$ | 5.0 |  | 4.1 |  | 3.3 |  | 2.1 |  | ns |
| C inputs via H 2 through H | $\mathrm{T}_{\text {HH2CK }}$ | 4.8 |  | 3.8 |  | 3.7 |  | 2.5 |  | ns |
| C inputs via DIN | T ${ }_{\text {DICK }}$ | 3.0 |  | 2.4 |  | 2.0 |  | 1.0 |  | ns |
| C inputs via EC | TECCK | 4.0 |  | 3.0 |  | 2.6 |  | 2.0 |  | ns |
| C inputs via S/R, going Low (inactive) | $\mathrm{T}_{\text {RCK }}$ | 4.2 |  | 4.0 |  | 4.0 |  | 1.5 |  | ns |
| $\mathrm{C}_{\text {IN }}$ input via F/G | T CCK | 2.5 |  | 2.1 |  |  |  |  |  | ns |
| $\mathrm{C}_{\text {IN }}$ input via $\mathrm{F} / \mathrm{G}$ and H | T ${ }_{\text {CHCK }}$ | 4.2 |  | 3.5 |  |  |  |  |  | ns |

XC4000E CLB Characteristics Guidelines (Continued)

| Speed Grade |  | -4 |  | -3 |  | -2 |  | -1 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Description | Symbol | Min | Max | Min | Max | Min | Max | Min | Max |  |
| Hold Time after Clock K |  |  |  |  |  |  |  |  |  |  |
| F/G inputs | $\mathrm{T}_{\mathrm{CKI}}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| F/G inputs via H | $\mathrm{T}_{\text {CKIH }}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| C inputs via HO through H | T ${ }_{\text {CKHHO }}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| C inputs via H 1 through H | $\mathrm{T}_{\text {CKHH1 }}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| C inputs via H 2 through H | $\mathrm{T}_{\text {CKHH2 }}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| C inputs via DIN | T ${ }_{\text {CKDI }}$ | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| C inputs via EC | TCKEC | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| C inputs via SR, going Low (inactive) | TCKR | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| Clock |  |  |  |  |  |  |  |  |  |  |
| Clock High time | $\mathrm{T}_{\mathrm{CH}}$ | 4.5 |  | 4.0 |  | 4.0 |  | 3.0 |  | ns |
| Clock Low time | $\mathrm{T}_{\mathrm{CL}}$ | 4.5 |  | 4.0 |  | 4.0 |  | 3.0 |  | ns |
| Set/Reset Direct |  |  |  |  |  |  |  |  |  |  |
| Width (High) | $\mathrm{T}_{\text {RPW }}$ | 5.5 |  | 4.0 |  | 4.0 |  | 3.0 |  | ns |
| Delay from $C$ inputs via $S / R$, going High to Q | $\mathrm{T}_{\text {RIO }}$ |  | 6.5 |  | 4.0 |  | 4.0 |  | 3.0 | ns |
| Master Set/Reset (Note 1) |  |  |  |  |  |  |  |  |  |  |
| Width (High or Low) | TMRW | 13.0 |  | 11.5 |  | 11.5 |  | 10.0 |  | ns |
| Delay from Global Set/Reset net to Q | $\mathrm{T}_{\text {MRQ }}$ |  | 23.0 |  | 18.7 |  | 17.4 |  | 15.0 | ns |
| Global Set/Reset inactive to first active clock K edge | $\mathrm{T}_{\text {MRK }}$ |  |  |  |  |  |  |  |  |  |
| Toggle Frequency (Note 2) | $\mathrm{F}_{\text {TOG }}$ |  | 111 |  | 125 |  | 125 |  | 166 | MHz |

Note 1: Timing is based on the XC4005E. For other devices see the static timing analyzer.
Note 2: Export Control Max. flip-flop toggle rate.

XC4000E and XC4000X Series Field Programmable Gate Arrays

## CLB Edge-Triggered (Synchronous) RAM Switching Characteristic Guidelines

Testing of switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are $100 \%$ functionally tested. Internal timing parameters are derived from measuring internal test patterns. Listed below are representative values. For more specific, more precise, and worst-case guaranteed data, use the values reported by the static timing analyzer (TRCE in the Xilinx Development System) and back-annotated to the simulation net list. All timing parameters assume worst-case operating conditions (supply voltage and junction temperature). Values apply to all XC4000E devices unless otherwise noted.

| Single Port RAM | Speed Grade |  | -4 |  | -3 |  | -2 |  | -1 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Size | Symbol | Min | Max | Min | Max | Min | Max | Min | Max |  |
| Write Operation |  |  |  |  |  |  |  |  |  |  |  |
| Address write cycle time (clock K period) | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | TwCS <br> TWCTS | $\begin{aligned} & 15.0 \\ & 15.0 \end{aligned}$ |  | $\begin{aligned} & \hline 14.4 \\ & 14.4 \end{aligned}$ |  | $\begin{aligned} & 11.6 \\ & 11.6 \end{aligned}$ |  | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ |  | ns ns |
| Clock K pulse width (active edge) | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | TWPS <br> TWPTS | $\begin{aligned} & 7.5 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 1 \mathrm{~ms} \\ & 1 \mathrm{~ms} \end{aligned}$ | $\begin{aligned} & 7.2 \\ & 7.2 \end{aligned}$ | $\begin{aligned} & 1 \mathrm{~ms} \\ & 1 \mathrm{~ms} \end{aligned}$ | $\begin{aligned} & 5.8 \\ & 5.8 \end{aligned}$ | $\begin{aligned} & 1 \mathrm{~ms} \\ & 1 \mathrm{~ms} \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Address setup time before clock K | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | $\mathrm{T}_{\text {ASS }}$ <br> $\mathrm{T}_{\text {ASTS }}$ | $\begin{aligned} & \hline 2.8 \\ & 2.8 \end{aligned}$ |  | $\begin{aligned} & 2.4 \\ & 2.4 \end{aligned}$ |  | $\begin{aligned} & \hline 2.0 \\ & 2.0 \end{aligned}$ |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Address hold time after clock K | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | $\mathrm{T}_{\mathrm{AHS}}$ <br> $\mathrm{T}_{\text {AHTS }}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | 0 |  | 0 |  | ns ns |
| DIN setup time before clock K | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | $\mathrm{T}_{\mathrm{DSS}}$ <br> $T_{\text {DSTS }}$ | $\begin{aligned} & 3.5 \\ & 2.5 \end{aligned}$ |  | $\begin{aligned} & 3.2 \\ & 1.9 \end{aligned}$ |  | $\begin{aligned} & 2.7 \\ & 1.7 \end{aligned}$ |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | ns ns |
| DIN hold time after clock K | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | TDHS <br> $\mathrm{T}_{\text {DHTS }}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | 0 |  | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| WE setup time before clock K | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | Twss <br> TWSTS | $\begin{aligned} & \hline 2.2 \\ & 2.2 \end{aligned}$ |  | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ |  | $\begin{aligned} & \hline 1.6 \\ & 1.6 \end{aligned}$ |  | $\begin{aligned} & \hline 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| WE hold time after clock K | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | TWHS <br> TWHTS | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | ns ns |
| Data valid after clock K | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | Twos <br> $T_{\text {WOTS }}$ |  | $\begin{array}{\|l\|} \hline 10.3 \\ 11.6 \end{array}$ |  | $\begin{gathered} 8.8 \\ 10.3 \end{gathered}$ |  | $\begin{aligned} & 7.9 \\ & 9.3 \end{aligned}$ |  | $\begin{aligned} & 6.5 \\ & 7.0 \end{aligned}$ | ns ns |

Note 1: Timing for the $16 \times 1$ RAM option is identical to $16 \times 2$ RAM timing.
Note 2: Applicable Read timing specifications are identical to Level-Sensitive Read timing.

| Dual-Port RAM | Speed Grade |  | -4 |  | -3 |  | -2 |  | -1 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Size | Symbol | Min | Max | Min | Max | Min | Max | Min | Max |  |
| Write Operation |  |  |  |  |  |  |  |  |  |  |  |
| Address write cycle time (clock K period) | 16x1 | T WCDS | 15.0 |  | 14.4 |  | 11.6 |  | 8.0 |  | ns |
| Clock K pulse width (active edge) | 16x1 | TWPDS | 7.5 | 1 ms | 7.2 | 1 ms | 5.8 | 1 ms | 4.0 |  | ns |
| Address setup time before clock K | 16x1 | T ASDS | 2.8 |  | 2.5 |  | 2.1 |  | 1.5 |  | ns |
| Address hold time after clock K | 16x1 | TAHDS | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| DIN setup time before clock K | 16x1 | T DSDS | 2.2 |  | 2.5 |  | 1.6 |  | 1.5 |  | ns |
| DIN hold time after clock K | 16x1 | T DHDS | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| WE setup time before clock K | 16x1 | TWSDS | 2.2 |  | 1.8 |  | 1.6 |  | 1.5 |  | ns |
| WE hold time after clock K | 16x1 | TWHDS | 0.3 |  | 0 |  | 0 |  | 0 |  | ns |
| Data valid after clock K | 16x1 | T WODS |  | 10.0 |  | 7.8 |  | 7.0 |  | 6.5 | ns |

Note: Applicable Read timing specifications are identical to Level-Sensitive Read timing

## CLB RAM Synchronous (Edge-Triggered) Write Timing Waveforms



Single Port


## Dual Port

## CLB Level-Sensitive RAM Switching Characteristic Guidelines

Testing of switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100\% functionally tested. Internal timing parameters are derived from measuring internal test patterns. Listed below are representative values. For more specific, more precise, and worst-case guaranteed data, use the values reported by the static timing analyzer (TRCE in the Xilinx Development System) and back-annotated to the simulation net list. All timing parameters assume worst-case operating conditions (supply voltage and junction temperature). Values apply to all XC4000E devices unless otherwise noted.

|  | Speed Grade |  | -4 |  | -3 |  | -2 |  | -1 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Description | Size | Symbol | Min | Max | Min | Max | Min | Max | Min | Max |  |
| Write Operation |  |  |  |  |  |  |  |  |  |  |  |
| Address write cycle time | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | $T_{\text {WC }}$ <br> TWCT | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ |  | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ |  | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ |  | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Write Enable pulse width (High) | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | TWP TWPT | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ |  | $\begin{aligned} & \hline 4.0 \\ & 4.0 \end{aligned}$ |  | $\begin{aligned} & \hline 4.0 \\ & 4.0 \end{aligned}$ |  | $\begin{aligned} & \hline 4.0 \\ & 4.0 \end{aligned}$ |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Address setup time before WE | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{T}_{\mathrm{AS}} \\ & \mathrm{~T}_{\mathrm{AST}} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ |  | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ |  | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ |  | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Address hold time after end of WE | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{AH}} \\ & \mathrm{~T}_{\mathrm{AHT}} \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.0 \end{aligned}$ |  | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ |  | 2.0 2.0 |  | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| DIN setup time before end of WE | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | $T_{D S}$ <br> $T_{\text {DST }}$ | $\begin{aligned} & 4.0 \\ & 5.0 \end{aligned}$ |  | $\begin{aligned} & 2.2 \\ & 2.2 \end{aligned}$ |  | $\begin{aligned} & 0.8 \\ & 0.8 \end{aligned}$ |  | $\begin{aligned} & 0.8 \\ & 0.8 \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| DIN hold time after end of WE | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{DH}} \\ & \mathrm{~T}_{\mathrm{DH}} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ |  | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ |  | 2.0 2.0 |  | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ |  | ns ns |
| Read Operation |  |  |  |  |  |  |  |  |  |  |  |
| Address read cycle time | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{RC}} \\ & \mathrm{~T}_{\mathrm{RCT}} \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 6.5 \end{aligned}$ |  | $\begin{aligned} & 3.1 \\ & 5.5 \end{aligned}$ |  | $\begin{aligned} & \hline 2.6 \\ & 3.8 \end{aligned}$ |  | $\begin{aligned} & \hline 2.6 \\ & 3.8 \end{aligned}$ |  | ns ns |
| Data valid after address change (no Write Enable) | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{T}_{\mathrm{ILO}} \\ & \mathrm{~T}_{\mathrm{IHO}} \end{aligned}$ |  | $\begin{aligned} & 2.7 \\ & 4.7 \end{aligned}$ |  | $\begin{aligned} & \hline 1.8 \\ & 3.2 \end{aligned}$ |  | $\begin{aligned} & 1.6 \\ & 2.7 \end{aligned}$ |  | $\begin{aligned} & 1.6 \\ & 2.7 \end{aligned}$ | ns ns |
| Read Operation, Clocking Data into Flip-Flop |  |  |  |  |  |  |  |  |  |  |  |
| Address setup time before clock K | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | $\mathrm{T}_{\text {ICK }}$ <br> $\mathrm{T}_{\text {IHCK }}$ | $\begin{aligned} & 4.0 \\ & 6.1 \end{aligned}$ |  | $\begin{aligned} & 3.0 \\ & 4.6 \end{aligned}$ |  | $\begin{aligned} & \hline 2.4 \\ & 3.9 \end{aligned}$ |  | $\begin{aligned} & 2.4 \\ & 3.9 \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Read During Write |  |  |  |  |  |  |  |  |  |  |  |
| Data valid after WE goes active (DIN stable before WE) | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | $\mathrm{T}_{\mathrm{WO}}$ TWOT |  | $\begin{aligned} & 10.0 \\ & 12.0 \end{aligned}$ |  | $\begin{aligned} & 6.0 \\ & 7.3 \end{aligned}$ |  | $\begin{aligned} & 4.9 \\ & 5.6 \end{aligned}$ |  | $\begin{aligned} & 4.9 \\ & 5.6 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Data valid after DIN (DIN changes during WE) | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | $\mathrm{T}_{\mathrm{DO}}$ $\mathrm{T}_{\mathrm{DOT}}$ |  | $\begin{gathered} 9.0 \\ 11.0 \end{gathered}$ |  | $\begin{aligned} & 6.6 \\ & 7.6 \end{aligned}$ |  | $\begin{aligned} & 5.8 \\ & 6.2 \end{aligned}$ |  | $\begin{aligned} & 5.8 \\ & 6.2 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Read During Write, Clocking Data into Flip-Flop |  |  |  |  |  |  |  |  |  |  |  |
| WE setup time before clock K | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | TWCK <br> TWCKT | $\begin{aligned} & 8.0 \\ & 9.6 \end{aligned}$ |  | $\begin{aligned} & 6.0 \\ & 6.8 \end{aligned}$ |  | $\begin{aligned} & 5.1 \\ & 5.8 \end{aligned}$ |  | $\begin{aligned} & 5.1 \\ & 5.8 \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Data setup time before clock K | $\begin{aligned} & 16 \times 2 \\ & 32 \times 1 \end{aligned}$ | $T_{D C K}$ <br> $\mathrm{T}_{\text {DCKT }}$ | $\begin{aligned} & 7.0 \\ & 8.0 \end{aligned}$ |  | $\begin{aligned} & 5.2 \\ & 6.2 \end{aligned}$ |  | 4.4 5.3 |  | $\begin{aligned} & 4.4 \\ & 5.3 \end{aligned}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |

Note 1: Timing for the $16 \times 1$ RAM option is identical to $16 \times 2$ RAM timing.

## CLB Level-Sensitive RAM Timing Waveforms



READ, CLOCKING DATA INTO FLIP-FLOP


READ DURING WRITE


READ DURING WRITE, CLOCKING DATA INTO FLIP-FLOP


## XC4000E Guaranteed Input and Output Parameters (Pin-to-Pin, TTL I/O)

Testing of switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100\% functionally tested. Pin-to-pin timing parameters are derived from measuring external and internal test patterns and are guaranteed over worst-case operating conditions (supply voltage and junction temperature). Listed below are representative values for typical pin locations and normal clock loading. For more specific, more precise, and worst-case guaranteed data, reflecting the actual routing structure, use the values provided by the static timing analyzer (TRCE in the Xilinx Development System) and back-annotated to the simulation net list. These path delays, provided as a guideline, have been extracted from the static timing analyzer report. Values apply to all XC4000E devices unless otherwise noted.

|  | Speed Grade |  | -4 | -3 | -2 | -1 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Description | Symbol | Device |  |  |  |  |  |
| Global Clock to Output (fast) using OFF | TICKOF <br> (Max) | XC4003E <br> XC4005E <br> XC4006E <br> XC4008E <br> XC4010E <br> XC4013E <br> XC4020E <br> XC4025E | $\begin{aligned} & 12.5 \\ & 14.0 \\ & 14.5 \\ & 15.0 \\ & 16.0 \\ & 16.5 \\ & 17.0 \\ & 17.0 \end{aligned}$ | $\begin{aligned} & 10.2 \\ & 10.7 \\ & 10.7 \\ & 10.8 \\ & 10.9 \\ & 11.0 \\ & 11.0 \\ & 12.6 \end{aligned}$ | $\begin{gathered} \hline 8.7 \\ 9.1 \\ 9.1 \\ 9.2 \\ 9.3 \\ 9.4 \\ 10.2 \\ 10.8 \end{gathered}$ | $\begin{gathered} 5.8 \\ 6.2 \\ 6.4 \\ 6.6 \\ 6.8 \\ 7.2 \\ 7.4 \\ - \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Global Clock to Output (slew-limited) using OFF | TICKO <br> (Max) | XC4003E <br> XC4005E <br> XC4006E <br> XC4008E <br> XC4010E <br> XC4013E <br> XC4020E <br> XC4025E | 16.5 18.0 18.5 19.0 20.0 20.5 21.0 21.0 | 14.0 14.7 14.7 14.8 14.9 15.0 15.1 15.3 | $\begin{aligned} & 11.5 \\ & 12.0 \\ & 12.0 \\ & 12.1 \\ & 12.2 \\ & 12.8 \\ & 12.8 \\ & 13.0 \end{aligned}$ | $\begin{aligned} & 7.8 \\ & 8.2 \\ & 8.4 \\ & 8.6 \\ & 8.8 \\ & 9.2 \\ & 9.4 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Input Setup Time, using IFF (no delay) | $\mathrm{T}_{\text {PSUF }}$ <br> (Min) | XC4003E <br> XC4005E <br> XC4006E <br> XC4008E <br> XC4010E <br> XC4013E <br> XC4020E <br> XC4025E | $\begin{gathered} \hline 2.5 \\ 2.0 \\ 1.9 \\ 1.4 \\ 1.0 \\ 0.5 \\ 0 \\ 0 \end{gathered}$ | $\begin{gathered} 2.3 \\ 1.2 \\ 1.0 \\ 0.6 \\ 0.2 \\ 0 \\ 0 \\ 0 \end{gathered}$ | $\begin{aligned} & 2.3 \\ & 1.2 \\ & 1.0 \\ & 0.6 \\ & 0.2 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{gathered} 1.5 \\ 0.8 \\ 0.6 \\ 0.2 \\ 0 \\ 0 \\ 0 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Input Hold Time, using IFF (no delay) | $\mathrm{T}_{\mathrm{PHF}}$ <br> (Min) | XC4003E <br> XC4005E <br> XC4006E <br> XC4008E <br> XC4010E <br> XC4013E <br> XC4020E <br> XC4025E | $\begin{aligned} & 4.0 \\ & 4.6 \\ & 5.0 \\ & 6.0 \\ & 6.0 \\ & 7.0 \\ & 7.5 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.5 \\ & 4.7 \\ & 5.1 \\ & 5.5 \\ & 6.5 \\ & 6.7 \\ & 7.0 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.5 \\ & 4.7 \\ & 5.1 \\ & 5.5 \\ & 5.5 \\ & 5.7 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 2.0 \\ & 2.0 \\ & 2.5 \\ & 2.5 \\ & 3.0 \\ & 3.5 \end{aligned}$ |  |
| Input Setup Time, using IFF (with delay) | $\mathrm{T}_{\mathrm{PSU}}$ <br> (Min) | XC4003E <br> XC4005E <br> XC4006E <br> XC4008E <br> XC4010E <br> XC4013E <br> XC4020E <br> XC4025E | $\begin{aligned} & 8.5 \\ & 8.5 \\ & 8.5 \\ & 8.5 \\ & 8.5 \\ & 8.5 \\ & 9.5 \\ & 9.5 \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 7.0 \\ & 7.0 \\ & 7.0 \\ & 7.0 \\ & 7.0 \\ & 7.0 \\ & 7.6 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \\ & 6.0 \\ & 6.0 \\ & 6.0 \\ & 6.0 \\ & 6.8 \\ & 6.8 \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 5.0 \\ & 5.0 \\ & 5.0 \\ & 5.0 \\ & 5.0 \\ & 5.0 \end{aligned}$ |  |
| Input Hold Time, using IFF (with delay) | $\mathrm{T}_{\mathrm{PH}}$ <br> (Min) | XC4003E <br> XC4005E <br> XC4006E <br> XC4008E <br> XC4010E <br> XC4013E <br> XC4020E <br> XC4025E | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |

[^1]
## XC4000E IOB Input Switching Characteristic Guidelines

Testing of switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100\% functionally tested. Pin-to-pin timing parameters are derived from measuring external and internal test patterns and are guaranteed over worst-case operating conditions (supply voltage and junction temperature). Listed below are representative values for typical pin locations and normal clock loading. For more specific, more precise, and worst-case guaranteed data, reflecting the actual routing structure, use the values provided by the static timing analyzer (TRCE in the Xilinx Development System) and back-annotated to the simulation net list. These path delays, provided as a guideline, have been extracted from the static timing analyzer report. Values apply to all XC4000E devices unless otherwise noted.

|  | Speed Grade |  | -4 |  | -3 |  | -2 |  | -1 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Description | Symbol | Device | Min | Max | Min | Max | Min | Max | Min | Max |  |
| Propagation Delays (TTL Inputs) |  |  |  |  |  |  |  |  |  |  |  |
| Pad to I1, I2 <br> Pad to I1, I2 via transparent latch, no delay with delay | $\mathrm{T}_{\mathrm{PID}}$ <br> TPLI <br> $T_{\text {PDLI }}$ | $\begin{array}{\|l\|} \hline \text { All devices } \\ \text { All devices } \\ \text { XC4003E } \\ \text { XC4005E } \\ \text { XC4006E } \\ \text { XC4008E } \\ \text { XC4010E } \\ \text { XC4013E } \\ \text { XC4020E } \\ \text { XC4025E } \end{array}$ |  | $\begin{gathered} 3.0 \\ \\ 4.8 \\ 10.4 \\ 10.8 \\ 10.8 \\ 10.8 \\ 11.0 \\ 11.4 \\ 13.8 \\ 13.8 \end{gathered}$ |  | $\begin{gathered} 2.5 \\ 3.6 \\ 9.3 \\ 9.6 \\ 10.2 \\ 10.6 \\ 10.8 \\ 11.2 \\ 12.4 \\ 13.7 \end{gathered}$ |  | $\begin{gathered} 2.0 \\ \\ 3.6 \\ 6.9 \\ 7.4 \\ 8.1 \\ 8.2 \\ 8.3 \\ 9.8 \\ 11.5 \\ 12.4 \end{gathered}$ |  | 1.4 <br> 2.8 <br> 6.4 <br> 6.5 <br> 6.9 <br> 7.0 <br> 7.3 <br> 8.4 <br> 9.0 <br> - | ns <br> ns ns ns ns ns ns ns ns ns |
| Propagation Delays (CMOS Inputs) |  |  |  |  |  |  |  |  |  |  |  |
| Pad to I1, I2 <br> Pad to I1, I2 via transparent latch, no delay with delay | $\mathrm{T}_{\text {PIDC }}$ <br> $\mathrm{T}_{\text {PLIC }}$ <br> $\mathrm{T}_{\text {PDLIC }}$ | All devices <br> All devices <br> XC4003E <br> XC4005E <br> XC4006E <br> XC4008E <br> XC4010E <br> XC4013E <br> XC4020E <br> XC4025E |  | $\begin{gathered} 5.5 \\ \\ 8.8 \\ 16.5 \\ 16.5 \\ 16.8 \\ 17.3 \\ 17.5 \\ 18.0 \\ 20.8 \\ 20.8 \end{gathered}$ |  | $\begin{gathered} \hline 4.1 \\ 6.8 \\ 12.4 \\ 13.2 \\ 13.4 \\ 13.8 \\ 14.0 \\ 14.4 \\ 15.6 \\ 15.6 \end{gathered}$ |  | $\begin{gathered} 3.7 \\ 6.2 \\ 11.0 \\ 11.9 \\ 12.1 \\ 12.4 \\ 12.6 \\ 13.0 \\ 14.0 \\ 14.0 \end{gathered}$ |  | $\begin{gathered} 1.9 \\ \\ 3.3 \\ 6.9 \\ 7.0 \\ 7.4 \\ 7.4 \\ 7.8 \\ 9.0 \\ 9.5 \\ - \end{gathered}$ | ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns |
| Propagation Delays |  |  |  |  |  |  |  |  |  |  |  |
| Clock (IK) to I1, I2 (flip-flop) Clock (IK) to I1, I2 (latch enable, active Low) | $\begin{aligned} & \mathrm{T}_{\text {IKRI }} \\ & \mathrm{T}_{\text {IKLI }} \end{aligned}$ | All devices <br> All devices |  | $\begin{aligned} & 5.6 \\ & 6.2 \end{aligned}$ |  | $\begin{aligned} & 2.8 \\ & 4.0 \end{aligned}$ |  | $\begin{aligned} & 2.8 \\ & 3.9 \end{aligned}$ |  | $\begin{aligned} & 2.7 \\ & 3.2 \end{aligned}$ | ns <br> ns |
| Hold Times (Note 1) |  |  |  |  |  |  |  |  |  |  |  |
| ```Pad to Clock (IK), no delay with delay Clock Enable (EC) to Clock (IK), no delay with delay``` | $\begin{gathered} \hline \mathrm{T}_{\text {IKPI }} \\ \mathrm{T}_{\text {IKPID }} \\ \\ \mathrm{T}_{\text {IKEC }} \\ \mathrm{T}_{\text {IKECD }} \end{gathered}$ | All devices All devices <br> All devices All devices | $\begin{gathered} \hline 0 \\ 0 \\ 1.5 \\ 0 \end{gathered}$ |  | $\begin{gathered} \hline 0 \\ 0 \\ 1.5 \\ 0 \end{gathered}$ |  | $\begin{gathered} 0 \\ 0 \\ 0.9 \\ 0 \end{gathered}$ |  | $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ |  | ns ns ns |

Note 1: Input pad setup and hold times are specified with respect to the internal clock (IK). For setup and hold times with respect to the clock input pin, see the pin-to-pin parameters in the Guaranteed Input and Output Parameters table.
Note 2: Voltage levels of unused pads, bonded or unbonded, must be valid logic levels. Each can be configured with the internal pull-up (default) or pull-down resistor, or configured as a driven output, or can be driven from an external source.

## XC4000E IOB Input Switching Characteristic Guidelines (Continued)

| Speed Grade |  |  | -4 |  | -3 |  | -2 |  | -1 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Description | Symbol | Device | Min | Max | Min | Max | Min | Max | Min | Max |  |
| Setup Times (TTL Inputs) |  |  |  |  |  |  |  |  |  |  |  |
| Pad to Clock (IK), $\begin{array}{l}\text { no delay } \\ \text { with delay }\end{array}$ | TPICK <br> TPICKD | All devices <br> XC4003E <br> XC4005E <br> XC4006E <br> XC4008E <br> XC4010E <br> XC4013E <br> XC4020E <br> XC4025E | $\begin{gathered} \hline 4.0 \\ 10.9 \\ 10.9 \\ 10.9 \\ 11.1 \\ 11.3 \\ 11.8 \\ 14.0 \\ 14.0 \end{gathered}$ |  | $\begin{gathered} \hline 2.6 \\ 8.2 \\ 8.7 \\ 9.2 \\ 9.6 \\ 9.8 \\ 10.2 \\ 11.4 \\ 11.4 \end{gathered}$ |  | $\begin{gathered} \hline 2.0 \\ 6.0 \\ 6.1 \\ 6.2 \\ 6.3 \\ 6.4 \\ 7.9 \\ 9.4 \\ 10.0 \end{gathered}$ |  | 1.5 4.8 5.1 5.8 5.8 6.0 7.6 8.2 - |  |  |
| Setup Time (CMOS Inputs) |  |  |  |  |  |  |  |  |  |  |  |
| Pad to Clock (IK), no delay with delay | T PICKC <br> TPICKDC | $\begin{aligned} & \text { All devices } \\ & \text { XC4003E } \\ & \text { XC4005E } \\ & \text { XC4006E } \\ & \text { XC4008E } \\ & \text { XC4010E } \\ & \text { XC4013E } \\ & \text { XC4020E } \\ & \text { XC4025E } \end{aligned}$ | $\begin{gathered} 6.0 \\ 12.0 \\ 12.0 \\ 12.3 \\ 12.8 \\ 13.0 \\ 13.5 \\ 16.0 \\ 16.0 \end{gathered}$ |  | $\begin{gathered} 3.3 \\ 8.8 \\ 9.7 \\ 9.9 \\ 10.3 \\ 10.5 \\ 10.9 \\ 12.1 \\ 12.1 \end{gathered}$ |  | $\begin{gathered} \hline 2.4 \\ 6.9 \\ 8.0 \\ 8.1 \\ 8.2 \\ 8.3 \\ 10.0 \\ 12.1 \\ 12.1 \end{gathered}$ |  | $\begin{gathered} \hline 2.4 \\ 5.3 \\ 5.6 \\ 6.3 \\ 6.3 \\ 6.5 \\ 7.9 \\ 8.1 \\ - \end{gathered}$ |  |  |
| (TTL or CMOS) |  |  |  |  |  |  |  |  |  |  |  |
| Clock Enable (EC) to Clock (IK), no delay with delay | $\mathrm{T}_{\text {ECIK }}$ <br> TECIKD | All devices <br> XC4003E <br> XC4005E <br> XC4006E <br> XC4008E <br> XC4010E <br> XC4013E <br> XC4020E <br> XC4025E | $\begin{gathered} 3.5 \\ 10.4 \\ 10.4 \\ 10.4 \\ 10.4 \\ 10.7 \\ 11.1 \\ 14.0 \\ 14.0 \end{gathered}$ |  | $\begin{gathered} 2.5 \\ 8.1 \\ 8.5 \\ 9.1 \\ 9.5 \\ 9.7 \\ 10.1 \\ 11.3 \\ 11.3 \end{gathered}$ |  | $\begin{gathered} 2.1 \\ 4.3 \\ 5.6 \\ 6.7 \\ 6.9 \\ 7.1 \\ 9.0 \\ 10.6 \\ 11.0 \end{gathered}$ |  | $\begin{aligned} & 1.5 \\ & 4.3 \\ & 5.0 \\ & 6.0 \\ & 6.0 \\ & 6.5 \\ & 8.0 \\ & 9.0 \end{aligned}$ |  |  |
| Global Set/Reset (Note 3) |  |  |  |  |  |  |  |  |  |  |  |
| Delay from GSR net through Q to I1, I2 GSR width GSR inactive to first active Clock (IK) edge | $\mathrm{T}_{\text {RRI }}$ <br> TMRW <br> TMRI |  | 13.0 | 12.0 | 11.5 | 7.8 | 11.5 | 6.8 | 10.0 | 6.8 | ns ns |

Note 1: Input pad setup and hold times are specified with respect to the internal clock (IK). For setup and hold times with respect to the clock input pin, see the pin-to-pin parameters in the Guaranteed Input and Output Parameters table.
Note 2: Voltage levels of unused pads, bonded or unbonded, must be valid logic levels. Each can be configured with the internal pull-up (default) or pull-down resistor, or configured as a driven output, or can be driven from an external source.
Note 3: Timing is based on the XC4005E. For other devices see the XACT timing calculator.

XC4000E IOB Output Switching Characteristic Guidelines
Testing of switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100\% functionally tested. Internal timing parameters are derived from measuring internal test patterns. Listed below are representative values. For more specific, more precise, and worst-case guaranteed data, use the values reported by the static timing analyzer (TRCE in the Xilinx Development System) and back-annotated to the simulation net list. These path delays, provided as a guideline, have been extracted from the static timing analyzer report. All timing parameters assume worst-case operating conditions (supply voltage and junction temperature). Values apply to all XC4000E devices unless otherwise noted.

| Speed Grade |  | -4 |  | -3 |  | -2 |  | -1 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Description | Symbol | Min | Max | Min | Max | Min | Max | Min | Max |  |
| Propagation Delays (TTL Output Levels) |  |  |  |  |  |  |  |  |  |  |
| Clock (OK) to Pad, fast | T OKPOF |  | 7.5 |  | 6.5 |  | 4.5 | 3.0 |  | ns |
| slew-rate limited | ToKPOS |  | 11.5 |  | 9.5 |  | 7.0 | 5.0 |  | ns |
| Output (O) to Pad, fast | ToPF |  | 8.0 |  | 5.5 |  | 4.8 | 3.2 |  | ns |
| slew-rate limited | ToPs |  | 12.0 |  | 8.5 |  | 7.3 | 5.2 |  | ns |
| 3-state to Pad hi-Z (slew-rate independent) | TTSHZ |  | 5.0 |  | 4.2 |  | 3.8 | 3.0 |  | ns |
| 3-state to Pad active and valid, fast slew-rate limited | $\mathrm{T}_{\mathrm{TSONF}}$ |  | $\begin{gathered} 9.7 \\ 13.7 \end{gathered}$ |  | $\begin{gathered} 8.1 \\ 111 \end{gathered}$ |  | 7.3 9.8 | 6.8 8.8 |  | ns |
| slew-rate limited | TTSONS |  | 13.7 |  | 11.1 |  | 9.8 | 8.8 |  | ns |
| Propagation Delays (CMOS Output Levels) |  |  |  |  |  |  |  |  |  |  |
| Clock (OK) to Pad, fast | TOKPOFC |  | 9.5 |  | 7.8 |  | 7.0 |  | 4.0 | ns |
| slew-rate limited | ToKPOSC |  | 13.5 |  | 11.6 |  | 10.4 |  | 7.0 | ns |
| Output (O) to Pad, fast | Topfc |  | 10.0 |  | 9.7 |  | 8.7 |  | 4.0 | ns |
| slew-rate limited | TOPSC |  | 14.0 |  | 13.4 |  | 12.1 |  | 6.0 | ns |
| 3-state to Pad hi-Z (slew-rate independent) | $\mathrm{T}_{\text {TSHZC }}$ |  | 5.2 |  | 4.3 |  | 3.9 |  | 3.9 | ns |
| 3 -state to Pad active and valid, fast |  |  | 9.1 |  | 7.6 |  | 6.8 |  | 6.8 | ns |
| slew-rate limited | TTSONSC |  | 13.1 |  | 11.4 |  | 6.8 10.2 |  | 8.8 | ns |

Note 1: Output timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). Slew-rate limited output rise/fall times are approximately two times longer than fast output rise/fall times. For the effect of capacitive loads on ground bounce, see the "Additional XC4000 Data" section of the Programmable Logic Data Book.
Note 2: Voltage levels of unused pads, bonded or unbonded, must be valid logic levels. Each can be configured with the internal pull-up (default) or pull-down resistor, or configured as a driven output, or can be driven from an external source.

## IOB Output Switching Characteristics Guidelines (Continued)

| Speed Grade |  | -4 |  | -3 |  | -2 |  | -1 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Description | Symbol | Min | Max | Min | Max | Min | Max | Min | Max |  |
| Setup and Hold |  |  |  |  |  |  |  |  |  |  |
| Output (O) to clock (OK) setup time | $\mathrm{T}_{\mathrm{OOK}}$ | 5.0 |  | 4.6 |  | 3.8 |  | 2.3 |  | ns |
| Output (O) to clock (OK) hold time | TOKO | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| Clock Enable (EC) to clock (OK) setup | $\mathrm{T}_{\mathrm{ECOK}}$ | 4.8 |  | 3.5 |  | 2.7 |  | 2.0 |  | ns |
| Clock Enable (EC) to clock (OK) hold | TOKEC | 1.2 |  | 1.2 |  | 0.5 |  | 0 |  | ns |
| Clock |  |  |  |  |  |  |  |  |  |  |
| Clock High | $\mathrm{T}_{\mathrm{CH}}$ | 4.5 |  | 4.0 |  | 4.0 |  |  | 3.0 | ns |
| Clock Low | $\mathrm{T}_{\mathrm{CL}}$ | 4.5 |  | 4.0 |  | 4.0 |  |  | 3.0 | ns |
| Global Set/Reset (Note 3) |  |  |  |  |  |  |  |  |  |  |
| Delay from GSR net to Pad | $\mathrm{T}_{\mathrm{RPO}}$ |  | 15.0 |  | 11.8 |  | 8.7 |  | 7.0 | ns |
| GSR width | $\mathrm{T}_{\text {MRW }}$ | 13.0 |  | 11.5 |  | 11.5 |  |  |  | ns |
| GSR inactive to first active clock (OK) edge | $\mathrm{T}_{\mathrm{MRO}}$ |  |  |  |  |  |  |  |  |  |

Note 1: Output timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). Slew-rate limited output rise/fall times are approximately two times longer than fast output rise/fall times. For the effect of capacitive loads on ground bounce, see the "Additional XC4000 Data" section of the Programmable Logic Data Book.
Note 2: Voltage levels of unused pads, bonded or unbonded, must be valid logic levels. Each can be configured with the internal pull-up (default) or pull-down resistor, or configured as a driven output, or can be driven from an external source.
Note 3: Timing is based on the XC4005E. For other devices see the XACT timing calculator.

## XC4000E Boundary Scan (JTAG) Switching Characteristic Guidelines

Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100\% functionally tested. Internal timing parameters are not measured directly. They are derived from benchmark timing patterns that are taken at device introduction, prior to any process improvements. For more detailed, more precise, and more up-to-date information, use the values provided by the XACT timing calculator and used in the simulator. These values can be printed in tabular format by running LCA2XNF -S.

The following guidelines reflect worst-case values over the recommended operating conditions. They are expressed in units of nanoseconds and apply to all XC4000E devices unless otherwise noted.

| Speed Grade |  | -4 |  | -3 |  | -2 |  | -1 |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Description | Symbol | Min | Max | Min | Max | Min | Max | Min | Max |  |
| Setup Times |  |  |  |  |  |  |  |  |  |  |
| Input (TDI) to clock (TCK) | T ${ }_{\text {TDITCK }}$ | 30.0 |  | 30.0 |  | 30.0 |  | 20.0 |  | ns |
| Input (TMS) to clock (TCK) | T TMSTCK | 15.0 |  | 15.0 |  | 15.0 |  | 10.0 |  | ns |
| Hold Times |  |  |  |  |  |  |  |  |  |  |
| Input (TDI) to clock (TCK) | TTCKTDI | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| Input (TMS) to clock (TCK) | T TCKTMS | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| Propagation Delay |  |  |  |  |  |  |  |  |  |  |
| Clock (TCK) to Pad (TDO) | T ${ }_{\text {TCKPO }}$ |  | 30.0 |  | 30.0 |  | 30.0 |  | 20.0 | ns |
| Clock |  |  |  |  |  |  |  |  |  |  |
| Clock (TCK) High | T TCKH | 5.0 |  | 5.0 |  | 5.0 |  | 4.0 |  | ns |
| Clock (TCK) Low | $\mathrm{T}_{\text {TCKL }}$ | 5.0 |  | 5.0 |  | 5.0 |  | 4.0 |  | ns |
| Frequency | $\mathrm{F}_{\text {MAX }}$ |  | 15.0 |  | 15.0 |  | 15.0 |  | 25.0 | MHz |

Note 1: Input setup and hold times and clock-to-pad times are specified with respect to external signal pins.
Note 2: Output timing is measured at pin threshold, with 50pF external capacitive loads (incl. test fixture). Slew-rate limited output rise/fall times are approximately two times longer than fast output rise/fall times. For the effect of capacitive loads on ground bounce, see the "Additional XC4000 Data" section of the Programmable Logic Data Book.
Note 3: Voltage levels of unused pads, bonded or unbonded, must be valid logic levels. Each can be configured with the internal pull-up (default) or pull-down resistor, or configured as a driven output, or can be driven from an external source.

## Revision Control

| Version | Nature of Changes |
| :---: | :--- |
| $3 / 30 / 98(1.5)$ | As submitted for the 1999 data book |
| $1 / 29 / 99(1.5)$ | Updated Switching Characteristics Tables |
| $5 / 14 / 99(1.6)$ | Replaced Electrical Specification and pinout pages for E, EX, and XL families with separate updates <br> and added URL link on placeholder page for electrical specifications/pinouts for WebLINX users |
| $8 / 27 / 99(1.7)$ | Included missing IOB Propagation Delay page (6-113) |
| $2 / 11 / 00(1.8)$ | Altered IOB heads (Acrobat PDF file problem), corrected Dual-port Write Mins for -4 speed grade. |


[^0]:    Note 1: These values include a minimum load. Use the static timing analyzer to determine the delay for each destination.

[^1]:    OFF = Output Flip-Flop, IFF = Input Flip-Flop or Latch

